## x86Instruction Encoding (12.3)

#### Outlines

- Introduction
- Instruction Format
- Single Byte Instructions
- Move Immediate to Register
- Register Mode Instructions
- Processor Operand-Size Prefix
- Memory Mode Instructions

#### Introduction

- •The Intel 8086 processor was the first in a line of processors using a *Complex Instruction Set Computer* (CISC) design.
  - a wide variety of memory-addressing, shifting, arithmetic, data movement, and logical operations.
- •To *encode* an instruction means to convert an assembly language instruction and its operands into machine code.
- •To decode an instruction means to convert a machine code instruction into assembly language.
- •We will begin with the 8086/8088 processor as an illustrative example.
  - Later, we will show some of the changes made when Intel introduced 32-bit processors.

#### Instruction Format

| Instruction Prefix | Opcode    | ModR/M | SIB    | Address Displacement | Immediate Data |
|--------------------|-----------|--------|--------|----------------------|----------------|
| 1 byte             | 1-3 bytes | 1 byte | 1 byte | 1-4 bytes            | 1-4 bytes      |

- •Instructions are stored in little-endian order, so the prefix byte is located at the instruction's starting address.
- •Every instruction has an opcode, but the remaining fields are optional.
- Most instructions are 2 or 3 bytes.

- •The **instruction prefix** overrides default operand sizes. The prefix byte **is not** the *opcode expansion prefix* discussed earlier they are special bytes to modify the behavior of existing instruction
- •The **opcode** (operation code) identifies a specific variant of an instruction.
  - E.g. the ADD instruction has nine different opcodes, depending on the parameter types used.
- •The Mod R/M field identifies the addressing mode and operands. The notation "R/M" stands for *register* and *mode*.
- •The scale index byte (SIB) is used to calculate offsets of array indexes.
- •The **address displacement** field holds an operand's offset, or it can be added to base and index registers in addressing modes such as base-displacement or base-index-displacement
- •The **immediate data** field holds constant operands

#### Another view of the x86 instruction format:



(b) General instruction format

Bits

| Syte 1    | Byte      | 2,        | Byte 3       | Byte 4    | Byte 5 | Byte 6 |
|-----------|-----------|-----------|--------------|-----------|--------|--------|
| 7 6 5 4 3 | 2 1 0 7 6 | 5 4 3 2   | 1 0 low disp | high disp | low    | high   |
| OPCODE    | D W MOD   | REG   R/M | or data      | or data   | data   | data   |

- •The six-bit opcode identifies the operation. The same opcode is used for both 8- and 16-bit operations.
- •The size of the operands is given by the  $\mathbf{W}$  bit: W = 0 means 8-bit data and W = 1 means 16-bit (or 32 bits) data.
- •Bit number one, marked **D**, specifies the direction of the data transfer:
  - If d = 0 then the destination operand is a memory location (not in reg mod), e.g.

• If **d** = **1** then the destination operand is a register (not in reg mod), e.g.

•the **D** bit specifies whether the register in the **REG** field is a source or destination operand, D = 0 means source and D = 1 means destination.

| Syte 1       |            |   |            | Byte 2     |            |   |          |     | Byte 3              | Byte 4               | Byte 5 | Byte 6       |
|--------------|------------|---|------------|------------|------------|---|----------|-----|---------------------|----------------------|--------|--------------|
| 7 6 5<br>OP( | 4 3<br>ODE | 2 | 1 0<br>D W | 7 6<br>MOD | 5 4<br>REG | 3 | 2<br>R/N | 1 ( | low disp<br>or data | high disp<br>or data |        | high<br>data |



- •The MODR/M byte (byte 2 above) specifies instruction operands and their addressing mode
- •The R/M field, combined with MOD, specifies either
  - the second operand in a two-operand instruction, or
  - the only operand in a single-operand instruction like NOT or NEG.
  - These two are used to let the CPU know if there is some memory operand, if yes, then how to calculate its offset address.



- •The **MOD** field specifies x86 addressing mode
- •MOD = 11 means register mode.
- •MOD = 00 means memory mode with no displacement.
  - (Except when R/M= 110, then a 16-bit displacement follows).
- •MOD= 01 means memory, with 8 bit displacement following (D8).
- •MOD = 10 means memory mode with 16-bit displacement following (D16).

MOV [ESI+01234Fh], BX ; MOD 1 0



- •The **REG** field specifies source or destination **register**.
- •For certain (often single-operand or immediate-operand) instructions, the **REG** field may contain an opcode extension rather than the register bits.
- •The **R/M** field will specify the operand in such case.
- Depending on the instruction, this can be either the source or the destination operand

| REG<br>Value | Register if data size<br>is eight bits (w = 0) | Register if data<br>size is 16-bits<br>(W=1) |  |  |
|--------------|------------------------------------------------|----------------------------------------------|--|--|
| 000          | al                                             | ax                                           |  |  |
| 001          | cl                                             | cx                                           |  |  |
| 010          | dl                                             | dx                                           |  |  |
| 011          | bl                                             | bx                                           |  |  |
| 100          | ah                                             | sp                                           |  |  |
| 101          | ch                                             | bp                                           |  |  |
| 110          | dh                                             | si                                           |  |  |
| 111          | bh                                             | di                                           |  |  |

| CODE | EXPLANATION                              |  |  |  |  |
|------|------------------------------------------|--|--|--|--|
| 00   | Memory Mode, no displacement follows*    |  |  |  |  |
| 01   | Memory Mode, 8-bit displacement follows  |  |  |  |  |
| 10   | Memory Mode, 16-bit displacement follows |  |  |  |  |
| 11   | Register Mode (no displacement)          |  |  |  |  |

| *Except when R/M = 110, then 16- | bit |
|----------------------------------|-----|
| displacement follows             |     |
| (a)                              |     |

| Segment Override |    |  |  |  |  |  |
|------------------|----|--|--|--|--|--|
| 00               | ES |  |  |  |  |  |
| 01               | CS |  |  |  |  |  |
| 10               | SS |  |  |  |  |  |
| 11               | DS |  |  |  |  |  |

#### REG field is used to identify the register for the first operand

| REG | W = 0 | W = 1 |
|-----|-------|-------|
| 000 | AL    | AX    |
| 001 | CL    | CX    |
| 010 | DL    | DX    |
| 011 | BL    | BX    |
| 100 | AH    | SP    |
| 101 | CH    | BP    |
| 110 | DH    | SI    |
| 111 | ВН    | DI    |

|     | MOD = 1 | 1     |     | EFFECTIVE ADDRESS CALCULATION |                  |                   |  |  |  |
|-----|---------|-------|-----|-------------------------------|------------------|-------------------|--|--|--|
| R/M | W = 0   | W = 1 | R/M | MOD = 00                      | MOD=01           | MOD = 10          |  |  |  |
| 000 | AL      | AX    | 000 | (BX)+(SI)                     | (BX)+(SI)+D8     | (BX)+(SI)+D16     |  |  |  |
| 001 | CL      | CX    | 001 | (BX) + (DI)                   | (BX) + (DI) + D8 | (BX)+(DI)+D16     |  |  |  |
| 010 | DL      | DX    | 010 | (BP) + (SI)                   | (BP)+(SI)+D8     | (BP) + (SI) + D16 |  |  |  |
| 011 | BL      | BX    | 011 | (BP) + (DI)                   | (BP)+(DI)+D8     | (BP)+(DI)+D16     |  |  |  |
| 100 | AH      | SP    | 100 | (SI)                          | (SI) + D8        | (SI) + D16        |  |  |  |
| 101 | CH      | BP    | 101 | (DI)                          | (DI) + D8        | (DI) + D16        |  |  |  |
| 110 | DH      | SI    | 110 | DIRECT ADDRESS                | (BP) + D8        | (BP) + D16        |  |  |  |
| 111 | вн      | DI    | 111 | (BX)                          | (BX) + D8        | (BX) + D16        |  |  |  |

## Converting Assembly Language Instructions to Machine Code



An instruction can be coded with 1 to 6 bytes

(1 bit) Direction. 1 = Register is Destination, 0 = Register is source.

#### Byte 1 contains three kinds of information:

- Opcode field (6 bits) specifies the operation such as add, subtract, or move
- Register Direction Bit (D bit)
  - · Tells the register operand in REG field in byte 2 is source or destination operand
    - 1:Data flow to the REG field from R/M
    - 0: Data flow from the REG field to the R/M
- Data Size Bit (W bit)
  - Specifies whether the operation will be performed on 8-bit or 16-bit data
    - 0:8 bits
    - 1: 16 bits

#### Byte 2 has two fields:

- Mode field (MOD) 2 bits
- Register field (REG) 3 bits
- Register/memory field (R/M field) 2 bits

#### MOv 1000 10DW

MOV VAR32, EDX; 1000 10 **0 1 89** 

MOV BL, DL; 1000 10 **0 88** 

MOV DL, var8 1000 10 **1 0 8A** 

MOV BX, DX 1000 10 **0 1 89** 

# ADD 00|01|02|03 (0000 00DW)

```
WORD PTR[1009CFEh], CX
ADD
0000 00 0 1
=01
ADD
           DL, BL
0000 00 0 0
=00
           CL, BYTE PTR [0900C123]
ADD
0000 00 1 0
=02
ADD
           DX, var16
0000 00 1 1
```

=03

### SUB 28\29\2A\2B

SUB var32, EDX

0010 10 **0 1 = 29** 

Sub DX, CX

0010 10 **0 1 = 29** 

SUB EDX, var32

 $0010\ 10\ 1\ 1 = 2B$ 

SUB BL, DL

0010 10 **0 0 = 28** 

| Instruction Prefix | Opcode    | ModR/M | SIB    | Address Displacement | Immediate Data |
|--------------------|-----------|--------|--------|----------------------|----------------|
| 1 byte             | 1-3 bytes | 1 byte | 1 byte | 1-4 bytes            | 1-4 bytes      |

MOV

#### 1000 10DW

MOV [ESI+32h], DX

1000 10 **0 1** 

01 010 100

**89 54** <- 32

= 66 **89 54 32h** 

MOV [ESI+32], EDX

=89 54 32h

#### $SUB = 0010 \ 10DW$

DL, [ESI+1Ch] SUB [ESI+FFEEh], BX SUB

[EBX+ESI+ 70F79h], EDX SUB

29 90 790F0700

|     | MOD=11 |            |     | Effectiv       |
|-----|--------|------------|-----|----------------|
| R/M | W = 0  | W = 1      | R/M | MOD = 00       |
| 000 | AL     | AX         | 000 | (BX) + (SI)    |
| 001 | CL     | cx         | 001 | (BX) + (DI)    |
| 010 | DL     | DX         | 010 | (BP) + (SI)    |
| 011 | BL     | ВХ         | 011 | (BP) + (DI)    |
| 100 | ДН     | SP         | 100 | (SI)           |
| 101 | СН     | ВР         | 101 | (DI)           |
| 110 | DH     | <b>Ş</b> I | 110 | DIRECT ADDRESS |
| 111 | вн     | DI         | 111 | (BX)           |

#### XCHG 1000 10DW

XCHG EDX, DWORD PTR [EDI+ 709C89h]

1000 01 **1 1** 10 010 101 <- 89 9C 70 00

= **87 95 899C7000** 

XCHG BX, DX

1000 10 0 1 11 010 011

89 D3

## MOD and R/M Fields

|     | MOD=11 |       | Effective Address Calculation |                |                  |                   |  |
|-----|--------|-------|-------------------------------|----------------|------------------|-------------------|--|
| R/M | W = 0  | W = 1 | R/M                           | MOD = 00       | MOD = 01         | MOD = 10          |  |
| 000 | AL     | AX    | 000                           | (BX) + (SI)    | (BX) + (SI) + D8 | (BX) + (SI) + D16 |  |
| 001 | CL     | cx    | 001                           | (BX) + (DI)    | (BX) + (DI) + D8 | (BX) + (Di) + D16 |  |
| 010 | DL     | DX    | 010                           | (BP) + (SI)    | (BP) + (SI) + D8 | (BP) + (SI) + D16 |  |
| 011 | BL     | ВХ    | 011                           | (BP) + (DI)    | (BP) + (DI) + D8 | (BP) + (DI) + D16 |  |
| 100 | ДН     | SP    | 100                           | (SI)           | (SI) + D8        | (SI) + D16        |  |
| 101 | СН     | ВР    | 101                           | (DI)           | (DI) + D8        | (DI) + D16        |  |
| 110 | DH     | Sı    | 110                           | DIRECT ADDRESS | (BP) + D8        | (BP) + D16        |  |
| 111 | вн     | DΙ    | 111                           | (BX)           | (BX) + D8        | (BX) + D16        |  |

## Register Encoding

| Syte 1       |            |   |   |        | Byte 2     |            |   |            |   |   | Byte 3              | Byte 4               | Byte 5 | Byte 6       |
|--------------|------------|---|---|--------|------------|------------|---|------------|---|---|---------------------|----------------------|--------|--------------|
| 7 6 5<br>OPC | 4 3<br>ODE | 2 | 1 | 0<br>W | 7 6<br>MOD | 5 4<br>REG | 3 | 2<br>  R/N | 1 | 0 | low disp<br>or data | high disp<br>or data |        | high<br>data |

| REG   | W = 0 | W = 1 |
|-------|-------|-------|
| 000   | ÂL    | AX    |
| 001   | CL    | CX    |
| 010≉  | DL:   | DX .  |
| 011 ق | BŁ    | BX    |
| 100   | AH    | SP    |
| - 101 | CH    | ВР    |
| 110   | DΗ    | Si    |
| 111   | вн    | Dt    |

#### Register-Mode Instructions

- •In instructions using register operands, the **Mod R/M** byte contains a 3-bit identifier for each register operand.
- •Bits 6 to 7 are the *mod* field, which identifies the addressing mode.
- •Bits 3 to 5 are the *reg* field, which identifies the source operand.
- •Bits 0 to 2 are the r/m field, which identifies the destination operand.



#### e.g.

#### ADD CX, AX

- = 00000001 11 000 001
- = **01C1** h

#### Memory Mode Instructions

•Intel assembly language has a wide variety of memory addressing modes, causing the encoding of the Mod R/M byte to be fairly complex.

•Exactly 256 different combinations of operands can be specified by the Mod R/M byte.

#### Memory Mode Instructions

- •The two bits in the **Mod** column indicate groups of addressing modes.
  - Mod 00, for example, has eight possible **R/M** values (000 to 111 binary) that identify operand types listed in the **Effective Address** column.

#### •Encode:

1. MOV AX, [SI];

2. MOV [SI], AL

#### Encoding of registers used in indirect addressing modes

| Codes | registers |
|-------|-----------|
| 000   | [BX + SI] |
| 001   | [BX + DI] |
| 010   | [BP + SI] |
| 011   | [BP + DI] |
| 100   | [SI]      |
| 101   | [DI]      |
| 110   | [BP]      |
| 111   | [BX]      |

Table 12-19 16-Bit R/M Field Values (for Mod = 10).

| R/M | Effective Address              |
|-----|--------------------------------|
| 000 | [ BX + SI ] + D16 <sup>a</sup> |
| 001 | [ BX + DI ] + D16              |
| 010 | [ BP + SI ] + D16              |
| 011 | [ BP + DI ] + D16              |
| 100 | [ SI ] + D16                   |
| 101 | [ DI ] + D16                   |
| 110 | [ BP ] + D16                   |
| 111 | [ BX ] + D16                   |

<sup>&</sup>lt;sup>a</sup>D16 indicates a 16-bit displacement.

|     | Effective Address Calculation |                  |                   |  |  |  |  |
|-----|-------------------------------|------------------|-------------------|--|--|--|--|
| R/M | MOD = 00                      | MOD = 01         | MOD = 10          |  |  |  |  |
| 000 | (BX) + (SI)                   | (BX) + (SI) + D8 | (BX) + (SI) + D16 |  |  |  |  |
| 001 | (BX) + (DI)                   | (BX) + (Di) + D8 | (BX) + (Di) + D16 |  |  |  |  |
| 010 | (BP) + (SI)                   | (BP) + (SI) + D8 | (8P) + (SI) + D16 |  |  |  |  |
| 011 | (BP) + (DI)                   | (BP) + (DI) + D8 | (BP) + (DI) + D16 |  |  |  |  |
| 100 | (51)                          | (SI) + D8        | (SI) + D16        |  |  |  |  |
| 101 | (DI)                          | (DI) + D8        | (DI) + D16        |  |  |  |  |
| 110 | DIRECT ADDRESS                | (BP) + D8        | (BP) + D16        |  |  |  |  |
| 111 | (BX)                          | (BX) + D8        | (BX) + D16        |  |  |  |  |

#### 1. Provide opcodes for the following MOV instructions:

```
.data
myByte BYTE ?
myWord WORD ?
.code
mov ax,@data
mov ds,ax
                                  ; a.
mov ax,bx
                                  ; b.
mov bl,al
                                  ; C.
mov al,[si]
                                  ; d.
mov myByte, al
                                  ; e.
mov myWord, ax
                                  ; f.
```

2. Provide Mod R/M bytes for the following MOV instructions:

```
.data
array WORD 5 DUP(?)
.code
mov ax,@data
mov ds,ax
                                 ; a.
                                 ; b.
mov dl,bl
mov bl,[di]
                                 ; C.
                                 ; d.
mov ax,[si+2]
mov ax,array[si]
                                 ; e.
mov array[di],ax
                                 ; f.
```

| 'Mod r/m' Byte | Mod | Register | r/m | Remarks                                                                          |
|----------------|-----|----------|-----|----------------------------------------------------------------------------------|
| D1             | 11  | 010      | 001 | No operand in memory.                                                            |
| 8E             | 10  | 001      | 110 | One operand in memory; offset = one word displacement + contents of register BP. |
| 0C             |     |          |     |                                                                                  |
| 1E             |     |          |     |                                                                                  |
| 18             |     |          |     |                                                                                  |
| C2             |     |          |     |                                                                                  |
| 17             |     |          |     |                                                                                  |
| 91             |     |          |     |                                                                                  |

### Single-Byte Instructions

•The simplest type of instruction is one with either no operand or an implied operand. Such instructions require only the opcode field, the value of which is predetermined by the processor's instruction set.

| Instruction | Opcode |
|-------------|--------|
| AAA         | 37     |
| AAS         | 3F     |
| CBW         | 98     |
| LODSB       | AC     |
| XLAT        | D7     |
| INC DX      | 42     |

• register increments are optimized for code size and execution speed

#### Single Immediate Data

•When the only operand of an instruction is an immediate data the machine language code is the opcode followed by that immediate data.

•E.g. **RET 8** is **C2 08 00**, where C2 is the opcode and 0008 is the immediate data (appended in little endian order).

•E.g.

**PUSH** 17097Ch

50 <- 7C 09 17

**= 50 7C091700** 50: Opcode Byte Data Bytes: 7C091700

### Single Operand (in a register) Instructions

- •The machine language instruction can be obtained by adding to the register number to the opcode byte.
- •Example: PUSH CX The machine instruction is **51**. The encoding steps are as follows:
- 1. The opcode for PUSH with a 16-bit register operand is **50**.
- 2. The register number for CX is 1, so add 1 to 50, producing opcode **51**.

```
PUSH BX
```

$$50 + 03 = 53$$

## Register, Immediate Instructions

- •Immediate operands (constants) are appended to instructions in littleendian order (lowest byte first).
- •The encoding format of a MOV instruction that moves an immediate word into a register is

$$B8 + rw dw$$

- •where the opcode byte value is **B8** + *rw*, indicating that a register number (0 through 7) is added to B8
- dw is the immediate word operand, low byte first.

```
MOV DL, 17 (reg, imm)
B0 + 02 <-17
= 8A 17
```

### MOV reg/mem, imm

- •Example: MOV BX,1 The machine instruction is B8 01 00 (hexadecimal). Here's how it is encoded:
- 1. The opcode for moving an immediate value to a 16-bit register is **B8**.
- 2. The register number for BX is 3, so 3 is added to B8
- 3. The immediate operand (0001) is appended to the instruction in little-endian order (01, 00)

=66 BB 0100

### ADD reg16, imm16

81

```
ADD BX, 7F0F
```

81 + 3 <- 0F7F

84 0F7F

- •Example: MOV BX, 1234h The machine instruction is BB 34 12. The encoding steps are as follows:
- 1. The opcode for moving an immediate value to a 16-bit register is **B8**.
- 2. The register number for BX is 3, so add 3 to B8, producing opcode BB.
- 3. The immediate operand bytes are **34 12**.

# Single Operand (in a MEMORY) Instructions

| Assembly Language     | Opcode | mod-ı | register | -r/m | Machine Language |
|-----------------------|--------|-------|----------|------|------------------|
| INC BYTE PTR [BX][SI] | FE     | 00    | 000      | 000  | FE 00            |

| Assembly Language         | Opcode | mod | -registe | er-r/m | Machine Language |
|---------------------------|--------|-----|----------|--------|------------------|
| IDIV WORD PTR [DI] +1A2Bh | F7     | 10  | 111      | 101    | F7 BD 2B 1A      |
|                           |        |     | = B      | D      |                  |
| IDIV WORD PTR [SI + 2Bh]  | F7     | 01  | 111      | 100    | F7 7C 2B         |
|                           |        |     | = 70     | 7      |                  |

REG bits of R/M byte hold **opcode extension** in these instructions

## MOD | REG | R/M

INC var32

**FF** 00 **000** 110

= **FF 06**h

INC WORD PTR [EDI]

FF 00 **000** 101

=FF05h

|     | Effective Address Calculation |                  |        |  |  |  |
|-----|-------------------------------|------------------|--------|--|--|--|
| R/M | MOD = 00                      | MOD = 01         | мо     |  |  |  |
| 000 | (BX) + (SI)                   | (BX) + (SI) + D8 | (BX    |  |  |  |
| 001 | (8X) + (DI)                   | (BX) + (Di) + D8 | (BX    |  |  |  |
| 010 | (BP) + (SI)                   | (BP) + (SI) + D8 | (8P)   |  |  |  |
| 011 | (BP) + (DI)                   | (BP) + (DI) + D8 | (BP)   |  |  |  |
| 100 | (SI)                          | (SI) + D8        | (SI) · |  |  |  |
| 101 | (DI)                          | (DI) + D8        | (DI)   |  |  |  |
| 110 | DIRECT ADDRESS                | (BP) + D8        | (BP)   |  |  |  |
| 111 | (BX)                          | (BX) + D8        | (BX)   |  |  |  |

#### MOV mem,imm C7 (ext 000) SUB mem,imm 81 (Ext 101)

MOV [EBX], 5879790Ch

C7 00 000 111 <- 0C 79 79 58

= C7 07 0C797958

MOV [EBP+ESI], 1234h

C7 00 000 010 <-34 12

=66 **C7 02 3412** 

SUB [EBX+EDI+76980989], 1C7C1920h 81 10 101 001 <- 89 09 98 76 <- 20 19 7C 1C =81 A9 98099876 20197C1Ch

|     | Effective Address Calcula |                  |  |  |  |  |
|-----|---------------------------|------------------|--|--|--|--|
| R/M | MOD = 00                  | MOD = 01         |  |  |  |  |
| 000 | (BX) + (SI)               | (BX) + (SI) + D  |  |  |  |  |
| 001 | (BX) + (DI)               | (BX) + (Di) + D  |  |  |  |  |
| 010 | (BP) + (SI)               | (BP) + (SI) + D8 |  |  |  |  |
| 011 | (BP) + (DI)               | (BP) + (DI) + D  |  |  |  |  |
| 100 | (SI)                      | (SI) + D8        |  |  |  |  |
| 101 | (DI)                      | (DI) + D8        |  |  |  |  |
| 110 | DIRECT ADDRESS            | (BP) + D8        |  |  |  |  |
| 111 | (BX)                      | (BX) + D8        |  |  |  |  |

|     | Effective Address Calculation |                  |                   |  |  |  |  |
|-----|-------------------------------|------------------|-------------------|--|--|--|--|
| R/M | MOD = 00                      | MOD = 01         | MOD = 10          |  |  |  |  |
| 000 | (BX) + (SI)                   | (BX) + (SI) + D8 | (BX) + (SI) + D16 |  |  |  |  |
| 001 | (BX) + (DI)                   | (BX) + (Di) + D8 | (BX) + (Di) + D16 |  |  |  |  |
| 010 | (BP) + (SI)                   | (BP) + (SI) + D8 | (8P) + (SI) + D16 |  |  |  |  |
| 011 | (BP) + (DI)                   | (BP) + (DI) + D8 | (BP) + (DI) + D16 |  |  |  |  |
| 100 | (51)                          | (SI) + D8        | (SI) + D16        |  |  |  |  |
| 101 | (DI)                          | (DI) + D8        | (DI) + D16        |  |  |  |  |
| 110 | DIRECT ADDRESS                | (BP) + D8        | (BP) + D16        |  |  |  |  |
| 111 | (BX)                          | (BX) + D8        | (BX) + D16        |  |  |  |  |

## Memory, Immediate Instructions

Assembly Language: SUB WORD PTR [DS:200h], 1A2Bh

| <br>Opcode | mod-register-r/m |     |     | Machine Language  |
|------------|------------------|-----|-----|-------------------|
| 81         | 00               | 101 | 110 | 81 2E 00 02 2B 1A |
|            |                  | =2E | Eh  |                   |

Assembly Language: SUB WORD PTR [BX], 5

| <br>Opcode | mod- | -registe | er-r/m | Machine Language |
|------------|------|----------|--------|------------------|
| 83         | 00   | 101      | 111    | 83 2F 05         |
|            |      | = 2F1    | h      |                  |

REG bits of R/M byte hold **opcode extension** in these instructions

## Memory, Immediate Instructions

**Assembly Language**: SUB WORD PTR [BX] + 0E0Fh, 1A2Bh

| Opcode | mod- | registe | er-r/m | Machine Language  |
|--------|------|---------|--------|-------------------|
| 81     | 10   | 101     | 111    | 81 AF 0F 0E 2B 1A |
|        |      | = AF    | h      |                   |

### Summary (Formats)

- **✓ CBW**
- ✓RET 8
- ✓ PUSH BX
- ✓ SUB CX, 15
- ✓ADD CL, CH
- ✓SUB VAR, BX
- ✓ SUB BX, [101Fh]
- ✓XOR [DI+07h], DX
- ✓OR [SI+347Ch], Bh

- ✓ POP mem16
- ✓INC mem8
- ✓DEC WORD PTR [100Fh]
- ✓DEC WORD PTR [BX+02h]
- ✓DEC WORD PTR [DI+767Fh]
- ✓ SUB VAR, 15
- ✓ SUB [SI+1fh], 15
- ✓ SUB [SI+1f1fh],15